# A Fully Integrated 25 Gb/s Si Ring Modulator Transmitter with a Temperature Controller

Minkyu Kim<sup>1</sup>, Min-Hyeong Kim<sup>1</sup>, Youngkwan Jo<sup>1</sup>, Hyun-Kyu Kim<sup>1</sup>, Stefan Lischke<sup>2</sup>, Christian Mai<sup>2</sup>, Lars Zimmermann<sup>2,3</sup>, and Woo-Young Choi<sup>1</sup> <sup>1</sup>Department of Electrical and Electronics Engineering, Yonsei University, 03722 Seoul, South Korea <sup>2</sup>IHP, Im Technologiepark 25, 15236 Frankfurt (Oder), Germany <sup>3</sup>Technische Universitaet Berlin, Einsteinufer 25, 10587 Berlin, Germany minkyu226@yonsei.ac.kr

**Abstract:** We realized a fully integrated 25Gb/s Si ring modulator transmitter containing a temperature controller that guarantees the optimal ring modulator temperature against any temperature perturbation. The transmitter is implemented with a 0.25- $\mu$ m photonic BiCMOS technology. © 2020 The Author(s)

## 1. Introduction

Silicon photonic transmitters based on Si ring modulators (RMs) are very attractive for numerous optical interconnect applications as they provide high-bandwidth and energy-efficient operation with much smaller footprints compared to Si Mach-Zehnder modulators. Recently, 112 Gb/s RM has been reported for 400G data center applications [1]. Furthermore, next-generation photonic switch systems are expected to rely on ring filters with their WDM-compatibility and small sizes. However, due to their resonance characteristics, ring modulators and filters suffer from severe thermal sensitivity and process variation problems. Consequently, the use of on-chip heaters and temperature control circuits [2-6], which provide temperature required for the optimal device performance, is essential for any practical application of ring modulators and filters. In [2,3], the average power of the modulated RM signal is controlled with the closed-loop feedback, but the target average power has to be set externally. In [4], the optical modulation amplitude (OMA) is directly monitored by high-speed sampling of designated modulation pattern with slope quantization. But high-speed sampling consumes a large amount of power when the data rate is high. OMA maximization based on bit-statistics based on the training data sequence can achieve low-power operation with precise control [5]. But in this implementation, maintaining the optimal condition when temperature and/or optical input power changes from the initial calibration can be a problem. In order to alleviate these problems, we have previously reported a custom-designed temperature control IC with which the optimal OMA condition is determined in the calibration mode and is maintained in the locking mode with the digital 1-bit dithering technique [6]. But this IC is not monolithically integrated with the RM and consumes a fair amount of power due to its OMA monitoring block.

In this paper, we present a fully integrated RM transmitter containing a new type of temperature controller with reduced power consumption. The new temperature control IC uses the power-hungry OMA monitor block only in the initial calibration mode. With an on-chip temperature sensor, the temperature control remembers the temperature for the optimal OMA and maintains the RM at this temperature with on-chip digital PID controller and heater. To the best of our knowledge, this is the first report of the fully integrated 25 Gb/s silicon photonic transmitter with a temperature controller in the C-band.

#### 2. Ring Modulator Temperature Controller

Figure1(a) shows the block diagram of our custom-designed silicon photonic transmitter IC. It consists of three parts: modulator driver, photonics devices (Si RM and monitor Ge PD), and temperature controller. The driver amplifies  $600mV_{pp,diff}$  input NRZ data to deliver  $3V_{pp,diff}$  to the depletion-type RM. The driver performance is optimized by co-simulation with the large-signal SPICE model for the RM [7,8] in the design stage. The radius of RM is 12µm and its waveguide width is 500nm. It contains a drop port, to which a monitor Ge PD is connected. An N-doped heater is placed within the ring waveguide, which can provide the tuning range of about 40% of the FSR. To sense the RM temperature, a PN-junction-based temperature sensor is placed outside the RM. The temperature controller has 4 blocks: OMA monitor, heater DAC, temperature-sensing ADC, and synthesized digital block which performs calibration and maintains the optimal condition. The OMA monitor block has trans-impedance amplifier (TIA) with 48dB $\Omega$  gain and 20GHz bandwidth, high-pass filter, power detector, track-and-hold (T/H) circuit, and comparator [6]. The digital synthesized block controls the heater DAC and turns on the OMA monitor only when needed so that power can be saved.



Fig. 1. (a) Block diagram of the monolithic silicon photonic transmitter with temperature controller and (b) flow-chart of the control algorithm

Figure1(b) shows the RM temperature control scheme in a flow chart. It has two modes. In the calibration mode, the heater voltage is swept, the heater voltage producing the maximum OMA is determined, and that heater voltage is saved as a digital code for the DAC. In the locking mode, the OMA block is turned-off to reduce power consumption, and the temperature ADC code is saved as a reference with which the optimal temperature is maintained by the digital PID control. In this way, the RM can maintain its optimal operation against any temperature perturbation.

## 3. Measurement Results

Figure2(a) shows the photo of our electronic-photonic integrated circuit transmitter, realized with IHP's 0.25- $\mu$ m photonic BiCMOS technology [9], and the measurement setup. Input light is coupled into the chip through a grating coupler, and the modulated output light is coupled out with another grating coupler. The driver amplifies 600- $mV_{pp,diff}$  input 25Gb/s PRBS 2<sup>31</sup>-1 NRZ data and delivers them to the RM. The modulated output optical signal is amplified with an EDFA, and the commercial optical receiver converts the optical signal to electrical signal for the eye measurement. I<sup>2</sup>C bus is used for externally controlling and monitoring the digital block during the measurement. The temperature sensor and OMA monitor block consumes 2.6-mW and 1.5-mW, respectively, but the OMA monitor block is turned-off after the calibration mode. The synthesized digital block consumes 0.725-mW.



Fig. 2. (a) Measurement setup, (b)thermal stress measurement and (c) 25 Gb/s eye-diagram with thermal stress

Figures 2(b) and 2(c) show the results of the thermal stress test in which the chip-stage temperature is intentionally changed with a 5°C sine-wave having period of 1000 seconds as shown in red dotted line in Fig. 2(b). With temperature controller OFF, the eye closes completely as shown in the top of Fig. 2(c). With temperature controller ON, the controller produces DAC codes in response to the chip temperature change as shown with a blue line in Fig. 2(b). As expected, the heater voltage changes in the opposite direction to the chip temperature change so that the desired RM temperature can be always maintained. The bottom figure in Fig. 2(c)

shows the accumulated eye maintaining near 5.2dB extinction ration (ER) for 16 minutes while the chip temperature changes.

Table I compares the performances of recently reported RM temperature control ICs. As can be seen in the table, only [5] and our works determine the optimum condition without any external reference setting and are fully integrated. Although the power consumption reported in [5] is much smaller than our result, it is due to the much advanced SOI CMOS technology used in [5] not in the temperature control algorithm employed. In addition, the performance of our temperature control scheme should not depend on the data rate as is the case for [4]. We believe our approach based on photonic BiCMOS technology should find wide applications for high-performance transceivers based on RMs and next-generation photonic switch systems based on WDM ring filters.

|                                         | [2] 16' JSSC                  | [3] 18' ISSCC                                  | [4] 16' JSSC                            | [5] 16' JSSC      | [6] 19' JLT                                           | This Work                                        |
|-----------------------------------------|-------------------------------|------------------------------------------------|-----------------------------------------|-------------------|-------------------------------------------------------|--------------------------------------------------|
| Process                                 | 130nm SOI SiPh +<br>65nm CMOS | 100nm SOI SiPh +<br>65nm CMOS                  | 130nm SOI SiPh +<br>40nm CMOS           | 45nm CMOS SOI     | 0.25µm BiCMOS                                         | 0.25µm Photonic<br>BiCMOS                        |
| Wavelength                              | 1550nm                        | 1310nm                                         | 1550nm                                  | 1180nm            | 1550nm                                                | 1550nm                                           |
| Demo.<br>data-rate                      | 25 Gb/s                       | 10 Gb/s                                        | 2 Gb/s                                  | 5 Gb/s            | 25 Gb/s                                               | 25Gb/s                                           |
| Driver<br>Integration                   | O<br>(Wire-bonded)            | O<br>(3D face-to-face)                         | O<br>(Wire-bonded)                      | O<br>(Monolithic) | Х                                                     | O<br>(Monolithic)                                |
| Controller                              | Х                             | 0                                              | Х                                       | 0                 | Х                                                     | 0                                                |
| Integration                             | (Off-chip PD)                 | (3D face-to-face)                              | (Off-chip DAC)                          | (Monolithic)      | (Off-chip PD)                                         | (Monolithic)                                     |
| Control Scheme                          | Average Power                 | Analog closed-<br>loop<br>w/ digital reconfig. | OMA monitor<br>w/ slope<br>quantization | Bit-statistics    | OMA monitor<br>w/ power detector<br>& 1-bit dithering | OMA monitor w/<br>Temp. sensing &<br>PID control |
| Manual<br>Reference Setting             | 0                             | 0                                              | Х                                       | Х                 | Х                                                     | Х                                                |
| Resonance<br>wavelength<br>tuning range | N/A                           | N/A                                            | 5 nm                                    | 2.5 nm            | 0.55 nm                                               | 3.27 nm                                          |
| Controller Power<br>(Except heater)     | 0.17mW                        | 0.15mW                                         | 2.9mW                                   | 0.72mW            | 3.91mW                                                | 3.325mW                                          |

Table I. Performance Comparison

## 4. Acknowledgement

This work was supported by the Materials and Parts Technology R&D Program funded by the Korean Ministry of Trade, Industry & Energy (Project No. 10065666). Also, authors are thankful to IC Design Education Center (IDEC) for EDA tool support.

#### 5. References

[1]H. Li, G. Balamurugan, M. Sakib, J. Sun, J. Driscoll, R. Kumar, H. Jayatilleka, H. Rong, J. Jaussi, and B. Casper, "A 112 Gb/s PAM4 Transmitter with Silicon Photonics Microring Modulator and CMOS Driver," in *Optical Fiber Communication Conference Postdeadline Papers* 2019 (OSA, 2019), Vol. 2, p. Th4A.4

[2]H. Li, Z. Xuan, A. Titriku, C. Li, K. Yu, B. Wang, A. Shafik, N. Qi, Y. Liu, R. Ding, T. Baehr-Jones, M. Fiorentino, M. Hochberg, S. Palermo, and P. Y. Chiang, "A 25 Gb/s, 4.4 V-Swing, AC-Coupled Ring Modulator-Based WDM Transmitter with Wavelength Stabilization in 65 nm CMOS," IEEE J. Solid-State Circuits **50**, 3145–3159 (2015)

[3]Y. Thonnart, M. Zid, J. L. Gonzalez-Jimenez, G. Waltener, R. Polster, O. Dubray, F. Lepin, S. Bernabe, S. Menezo, G. Pares, O. Castany, L. Boutafa, P. Grosse, B. Charbonnier, and C. Baudot, "A 10Gb/s Si-photonic transceiver with 150µW 120µs-lock-time digitally supervised analog microring wavelength stabilization for 1Tb/s/mm 2 Die-to-Die Optical Networks," in 2018 IEEE International Solid - State Circuits Conference - (ISSCC) (IEEE, 2018), pp. 350–352

[4]S. Agarwal, M. Ingels, M. Pantouvaki, M. Steyaert, P. Absil, and J. Van Campenhout, "Wavelength Locking of a Si Ring Modul ator Using an Integrated Drop-Port OMA Monitoring Circuit," IEEE J. Solid-State Circuits **51**, 2328–2344 (2016)

[5]C. Sun, M. Wade, M. Georgas, S. Lin, L. Alloatti, B. Moss, R. Kumar, A. H. Atabaki, F. Pavanello, J. M. Shainline, J. S. Orcutt, R. J. Ram, M. Popovic, and V. Stojanovic, "A 45 nm CMOS-SOI Monolithic Photonics Platform With Bit-Statistics-Based Resonant Microring Thermal Tuning," IEEE J. Solid-State Circuits **51**, 893–907 (2016)

[6]M.-H. Kim, L. Zimmermann, and W.-Y. Choi, "A Temperature Controller IC for Maximizing Si Micro-Ring Modulator Optical Modulation Amplitude," J. Light. Technol. 37, 1200–1206 (2019)

[7]M. Kim, M. Shin, M.-H. Kim, B.-M. Yu, Y. Kim, Y. Ban, S. Lischke, C. Mai, L. Zimmermann, and W.-Y. Choi, "Large-signal SPICE model for depletion-type silicon ring modulators," Photonics Res. 7, 948 (2019)

[8]M. Kim, K. Park, W.-S. Oh, C. Mai, S. Lischke, L. Zimmermann, and W.-Y. Choi, "A 4×25-Gbps Monolithically Integrated Si Photonic WDM Transmitter with Ring Modulators," in *2019 IEEE Optical Interconnects Conference (OI)* (IEEE, 2019), pp. 1–2

[9]D. Knoll, S. Lischke, A. Awny, and L. Zimmermann, "(Invited) SiGe BiCMOS for Optoelectronics," ECS Trans. 75, 121–139 (2016)